# MONITERM CORPORATION # **OPERATING MANUAL** **VR-SERIES** | A. GEN | TERAL INFORMATION | Page # | | |---------------------------------------|--------------------------------------|------------|------------| | I. | General | 1 | | | II. | Power Input | 2 | | | III. | Power Mating Connector | 2 | | | <u>īv</u> . | Power Supply Circuit | 2 | | | ፱. | Power Dissipation Chart | 2 | | | <u>vi</u> . | TTL Interface Specifications | 3 | | | VII. | Separate Sync Specification | 4 | | | VIII. | ECL Interface Specifications | 5 | | | ĪX. | ECL Separate Syncs | 6 | • | | $\overline{X}$ . | ECL Composite Syncs | 6 | | | $\overline{\mathtt{XI}}$ . | Two Level Composite Video | 6 | | | $\overline{XII}$ . | ECL Board Assembly Drawing | 7 | | | | | | | | B. <u>DI</u> | SPLAY TIMING | | | | Ī. | Horizontal | . 8 | | | $\overline{ ext{II}}.$ | Vertical | 8 | | | ĪIĪ. | Two Level Composite Video Option | 10 | | | $\overline{\underline{\mathtt{IV}}}.$ | Composite Video SYNC | 11 | | | | | | · | | С. <u>тн</u> | EORY OF OPERATION | | | | Ī. | Horizontal Section | 12 | | | <u>π</u> . | Vertical Section | 14 | | | ĪĪĪ. | TTL Video Board | 15 | | | ĪV. | ECL Video Board | 15 | | | | Circuit Wave forms | 16 | | | | hematics, Assembly Drawings, Bill of | Materials, | Mechanical | | Dre | awings. Adiustments | | | ्र अ ### GENERAL The Moniterm VR series display monitor utilizes the latest advances in integrated circuits and switching technology teamed with a high performance CRT. Horizontal frequencys are available from 32 KHZ to 68 KHZ and retrace times as low as 2.8 u seconds. A separate modular high voltage supply allows wide variations in displayed video without changing brightness levels or display blooming, allowing the display designer to use visual attributes such as; reverse video, blink, and reverse blinking video without This high voltage supply also allows a wide range of ill effects. horizontal retrace times. This is very helpful in applications where the display drive logic has bandwidth limitations. Larger Rengisch ein #### Environmental Temperature Range: Operating: 10C to 50C (50F to 122F) Transit storage: -40C to 85C (-40F to 185F) Humidity: 5% to 90% (non-condensing) Altitude: Operating: up to 10,000ft (3.0 km) Transit Altitude: up to 40,000ft. (12.2 km) X-RADIATION The monitors comply with DHEW standard 21-CFR-sub chapter J when the monitor is operated within the specified input voltage limits. FULL BODYSHIELD WEIGHTS VR-15 2.5 pounds VR-15-21 VR-17 4.0 pounds VR-17-27 VR-19-33 VR-19 5.25 pounds Low Voltage Power Supply: 6 pounds Low Voltage Power Supply Shield: 1 pound Geometric Distortion - sweep non-linearities and pin cushion distortion exceed the requirements of EIA STD RS-375A. Internal Controls (See Adjustment Section) Horizontal Hold Horizontal width Horizontal Linearity Horizontal Dynamic Focus Vertical Hold Vertical Linearity Vertical Top Bottom Linearity Vertical D.C. Centering Final Anode Voltage Brightness Video Contrast Optional Controls 100K 1/2watt potentiometer. With the remote Remote Brightness: brightness option the internal brightness control Vertical Dynamic Focus Vertical Size D.C. Focus is a range control. TTL Video 5K ohm 1 watt potentiometer Remote Contrast: ECL Video 500 ohm 5 watt potentiometer # II. POWER INPUT The monitor's power input connector is a Molex #22-27-2041 4 pin connector configured as follows: | - | Pin | # | 1 | +48vDC | • | |---|-----|---|---|--------|-------------| | | Pin | # | 2 | GND | | | | Pin | # | 3 | GND | | | | Pin | # | 4 | +32vDC | <del></del> | \*For Power requirements see the power dissipation chart III. MATING CONNECTOR The power input connector should be mated to Molex #22-01-2045 The Molex pin for this connector is #08-50-0136 # IV. POWER SUPPLY CIRCUIT Since the deflection board has on board regulators, the raw D.C. power circuit shown below is satisfactory. # V. POWER DISSIPATION CHART | | | | • 1 | • | _ | | |----------------------------------------------|-------|-------|-------|-------|-------|-------| | Average D.C. Power | 15P | 15L | 17P | 17L | 20P | 20L | | +48v ± 10% (50 KHZ<br>Horizontal) | 875ma | 1.0a | 950ma | 1.0a | 950ma | 1.1a | | +32v <sup>±</sup> 10% (50 KHZ<br>Horizontal) | 650ma | 550ma | 750ma | 600ma | 800ma | 650ma | | +48v <sup>±</sup> 10% (64 KHZ<br>Horizontal) | 875ma | 1.1a | 950ma | 1.1a | 950ma | 1.1a | | +32v ± 10% (64 KHZ<br>Horizontal) | 650ma | 550ma | 750ma | 600ma | 800ma | 650ma | # Moniterm supplied low voltage power supply Input voltage 100v, 120v, 220v, 240v, RMS 50/60 HZ programming card selectable # VI TTL INTERFACE SPECIFICATIONS (Connector Molex #09-75-1061) | Pin out | | |-----------------|---| | Vertical Sync | 1 | | GND | 2 | | Horizontal Sync | 3 | | GND | 4 | | Video (1 Banks) | 5 | | GND | 6 | For Sync Specifications see separate Syncs ### MATING CONNECTOR Molex #09-50-3061 Molex Pin # 08-50-0106 Top of the TTL Board #### TTL VIDEO | Amplitude | Input Impedance | Video<br>Rise and<br>Fall Time | |-------------------------------|----------------------------------------------|--------------------------------| | Low Level (0.0 to 0.8v)=white | 220/330ohm<br>Termination to<br>+5v (130ohm) | 4 n sec | High Level (+2.0v to +5.2v)=black # VII SEPARATE SYNCS SPECIFICATION | | , Amplitude | Input | | | Rise<br>and<br>Fall | |--------------------|---------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------|------------------------|---------------------| | Horizontal<br>Sync | TTL compatible phase locks to negative edge LL=0.0 to 0.8v HL=2.0 to 5.2v | Impedence 220/330ohm termination to +5v (130ohm) | Frequency | Width<br>150ns-<br>5us | Time TTL comp. | | Vertical<br>Sync | TTL compatible negative edge Sync LL=0.0 to 0.8v HL=2.0 to 5.2v | 220/330ohm<br>termination<br>to +5v<br>(130ohm) | 45-65HZ* (other frequencies available as an option | 100ms-<br>300ms | TTL comp. | \* If a refresh rate of anything other than 60.0HZ is chosen the low voltage power supply transformer must be shielded with a mumetal shield to prevent a vertical swim problem in the monitor. For countries with 50HZ power, the refresh rate must be 50HZ to prevent the same problem. # VIII ECL INTERFACE SPECIFICATIONS Specifications: Logic levels shown below gives video on=white, reverse levels for video off=black | Signal | | Connector | |------------------------------------------------------------|--------------|---------------------------------| | Most significant (2 <sup>2</sup> ) bit outer shell | 2.0 | <b>J1</b> | | is high (96v to81v) Center is low (-1.85v to -1.65v) | | | | Second most significant (21) bit outer | | <b>J2</b> | | shell is High (96v to81v) Center is low (-1.85v to -1.65v) | ( <b>5</b> ) | | | Least significant (20) bit outer | | <b>J3</b> | | shell is high (96v to81v) Center is low (-1.85v to -1.65v) | | gar the second of<br>the second | | | | | J1, J2, J3, are BNC connectors | ECL VIDEO | | | | | |-------------------------------------|-------------------------------------------|-----------------|-----------------------------|--| | Amplitude | Input Impedance | Video Bandwidth | Time<br>Video Amp | | | Center conductor (-1.85v to -1.65v) | 75ohm without<br>-2v or -5.2v<br>Pulldown | 82 MHZ | (10% to<br>90%)<br>4.5n sec | | Outer shell (-.96v to -.81v) Logic levels above video on = white Reverse levels for video off = black # IX SEPARATE SYNCS - ECL VIDEO BOARD | Signal | Connector Mol<br>(#09-75-1061) | | Input impedance | |--------------------------------|-----------------------------------------------------|---------------------------------------------------------|----------------------------------------------| | Vertical Sync | Input | TTL compatible negative edge sync | 120/180 ohm<br>termination<br>to +5v (72ohm) | | GND | <b>2</b> | | | | | | en e | | | Horizontal Syn | c Input 3 | TTL compatible Phase locks to neg. edge | 120/180ohm<br>termination<br>to +5v (72ohm) | | +5v output (1 | 00ma max) 4 | | | | -5v output (1<br>J7 Mating con | nector | | | | See separate s | 3-50-0106<br>a drawing for con<br>syncs page for sy | nector layout<br>nc specifications<br>eo specifications | | # X COMPOSITE SYNC - ECL VIDEO BOARD | Signal | Connector | Amplitude | Input impedance | |---------------------------------|-----------|----------------------------------------------------|----------------------------------------------| | Vertical Sync & Horizontal Sync | (BNC)J4 | TTL compatible *LL=0.0 to 0.8v *HL=+2.0 to +5.2v | 120/180 ohm<br>termination to<br>+5v (720hm) | \*Low Level \*High Level See composite Sync wave form # XI TWO LEVEL COMPOSITE VIDEO | Signal | Connector | Amplitude | Input impedance | |---------------------------|-----------|-----------------------------------------------------------------------------------------------------|-----------------| | Two level composite video | (BNC) J4 | Video-Two comparators adjustable from +2.5v to -3.5v Sync-comparator adjustable from +3.5v to -3.5v | DC coupled | See Two Level Composite Video Option write up # XII ECL BOARD ASSEMBLY DTL820501 SILKSCREEN #### SECTION B DISPLAY TIMING # I Horizontal Timing The Moniterm Specification includes "back porch" retrace and "front porch" intervals. Since the retrace is phase locked to the falling edge of the sync pulse, and actually starts slightly before it, at least one blank character after the last display character position is recommended. Delaying the horizontal sync additional time causes the display to shift left; thus the user can center the display external to the monitor. | Horizontal Scan | Retrace Time | Video Time | |-----------------|----------------|------------| | | 2 | | | 64KHZ + 5% | *3.5 u sec max | 11.5 u sec | | 50 KHZ +5% | *5 u sec max | 15 u sec | \*These retrace times are maximum numbers. Since we are using a regulated High Voltage supply, faster retrace times are available. The retrace time and horizontal frequency can be customized to the customer's requirements. ### II Vertical Timing The vertical retrace is initiated on the falling edge of the vertical sync. Best results are obtained if this coincides with the horizontal sync or occurs during horizontal sync. For an interlaced display on alternate frames vertical sync is delayed one half the horizontal time, 7.5us for a 64KHZ horizontal. In any case, total vertical refresh should be a discrete function of the horizontal scan. The vertical retrace interval is specified at 667us of which approximately 1/2 is beam retrace and 1/2 is settling time. The display is blanked only during the retrace interval. The additional raster lines are available for display although non-linearities are present. Vertical sync can occur immediately after the last scan of the last display row. Delaying vertical sync additional scan times causes the display to move upward which can facilitate vertical centering or a very smooth scroll, raster by raster (panning). The vertical oscillator free runs and is factory preset at 7% lower than nominal and will sync to signals initially + 7% from nominal. As with the horizontal setting, any unit for utilization at other than 60HZ should be specified so that vertical lock can be assured. For the height, sync, and linearity adjustments, see the adjustment section. # TWO LEVEL COMPOSITE VIDEO OPTION The Two Level Composite Video Interface uses an ECL comparator to sense two discrete video levels. These two levels are set by potentiometers R2O and R21 and can be adjusted between +2.5 to -3.5V. . The Sync is also sensed by a comparator and adjusted by potentiometer R22. The level may be adjusted between +3.5 to -3.5V. To adjust the Video Comparators, set channel 1 to Video and channel 2 to D.C. potentiometer level. IC7 pin 5 is Level 1 and IC 7 pin 11 is Level 2. For the example shown, Level 1 would be adjusted to +0.7 V plus the noise level. Level 2 would be +1.5 V plus the noise level. For best rise and fall time of the video the comparators should be adjusted as close to the beginning of the desired video level as possible. An example is shown below. If the video is adjusted to Level A, the single dot characters and the double dot characters will appear the same intensity level. However, if the comparator were set to Level B, the double dot characters would be brighter than the single dot characters. ### IV COMPOSITE VIDEO SYNC The Sync should be provided as shown below Note that the Horizontal Sync is advanced by the pulse width of the Horizontal Sync during Vertical Sync. This is done so the Phase Lock isn't out of lock at the end of Vertical Sync. The Phase Lock requires several scan lines to sync up once it is out of lock. A possible curcuit is shown below. #### C. THEORY OF OPERATION ### I. Horizontal Section IC 3 CD4046 is a phase lock loop (PLL) that drives the horizontal section. The internal oscillator frequency of the PLL is controlled by P2, R9, and C5. The sync input to the PLL is capacitively coupled from Pin G on the video board into Pin 14. The PLL syncs on the positive edge of the H sync pulse. The output of the PLL drives (Pin 4) the gate of the power MOS FET transistor, Q1. The drain current of $Q_1$ is transformer coupled through T1 which provides the base drive for $Q_2$ (the horizontal output transistor). The horizontal retrace pulse from $Q_2$ is coupled through the voltage divider of R14 and R11 and is clamped to +12v by Zener diode D4. This +12v pulse is brought back into the phase comparator of the PLL via Pin 3 of IC3. The output of the phase compactor is low pass filtered at Pin 13 of the PLL by the combination of R6, R10, and C17. The error voltage of the low pass filter is brought into Pin 9, the input to the PLL voltage controlled oscillator (VCO). The VCO sets the frequency of the PLL output (Pin 4). This horizontal drive is directly proportional to the input voltage. The horizontal yoke has a saw tooth current that swings from +7 amps to -7 amps peak for 15" portrait models, and +9.5 amps to -9.5 amps for the Landscape models. Q2 clamps the positive yoke voltage to the saturation voltage of the transistor during the positive yoke Catch diode D6 clamps the negative yoke voltage during the negative yoke current. When Q2 is turned off the transition from + to - yoke current C23, 24, and 25 in combination with the horizontal yoke inductance sets the horizontal retrace time. retrace time voltage wave form is half sine wave called the flyback The flyback pulse in combination with D5, T2 primary inductance, and C21, determines the boost voltage for the horizontal The boost voltage sets the horizontal energy level and determines the horizontal width. The flyback pulse is stepped down through T2 to provide raw +10v and -10v. The +10v is regulated through IC4 which provides +6v for the CRT filament. The raw +10v and -10v are provided to the video boards via pins I and K respectively. The +10v is regulated on the video board to provide +5v for the TTL logic. The -10v is regulated to -5.2v for the ECL logic. #### Horizontal Section Continued The horizontal yoke current goes through the linearity coil L1 through S caps C31 and C32 (which help control horizontal linearity) into the horizontal dynamic focus section where the S correction voltage is capacitively coupled through C33 into the primary of T3. The horizontal dynamic focus voltage is stepped up in the secondary of T 3 to approximately 300v and capacitively coupled into the focus grid through C 34 via blue wire 4. The vertical dynamic focus is brought off C40 and capacitively coupled into the base of the transistor Q3. The collector of Q3 drives producing approximately 250v of vertical dynamic focus. Power to the horizontal section is provided by the output of IC 1 which provides a maximum of 40v, adjusted by the horizontal width pot P1. The high voltage power supply provides +1000v and -110v. The 1000v is divided to approximately 500v through P8 and R28 to drive the brightness grid on red wire 3. Also the brightness voltage can be controlled through the brightness transistor Q4, which is controlled by the op amp IC6 and the remote brightness pot. The 1000v is also divided by R27 and P7 to provide approximately 350v of focus voltage on blue wire 4. The -110v goes through D10, R11, and Zener D11 to control grid green wire 2, which is at about -57v at full contrast. The -110v has a "spot killer" circuit consisting of R31, C48, and D10, that holds a negative voltage on the control grid to avoid burning a spot in the CRT after AC power is removed. Power to the high voltage supply is provided by the output of regulator IC2 at approximately 25v. #### VERTICAL DEFLECTION CIRCUIT The heart of the vertical deflection circuit is IC5, the TDA 1170. The IC performs four major functions. A Power Amplifier and Ramp Generator Internal Oscillator Voltage Doubler Sync Input The power amplifier provides the power to the vertical yoke from pin 4 of IC5. A current of 1 amp p-p is supplied to the vertical section of the yoke. The yoke current is capacitively coupled through C40 into the sense resister R21. The sense resistor converts the yoke current into a 1v p-p voltage which is compared against the ramp out of pin 10, and includes the S correction for the vertical axis. This S correction is adjusted by the linearity correction pots P5 and P6. The Internal Oscillator is set by the RC network R23, C43, and P3. It normally runs in the range from 45-63 Hz. The input voltage of 25 volts on pin 2 from regulator ICI, is doubled to 50 volts in the doubling circuit D9, C36, and C35. The 50 volt output on pin 3 is used for the vertical flyback. Vertical sync input comes in on pin 8 from pin F on the video board connector which is driven by the LS14 on the video board. This vertical sync input IC4 clamps the sync voltage at .7 volts. Power to the vertical section is provided by the output of IC2 which generates a voltage of approximately 25 volts. ### III TTL VIDEO BOARD THEORY OF OPERATION The TTL video board has a video driver transistor Q1, collector supply voltage regulator IC1, and input buffer IC3, sync buffer IC4, and a +5v regulator (IC2) to drive IC3 & IC4. The video driver transistor Q1 is a common emitter driver that swings between +30v and +1.8v. The +30v is produced by regulator IC1, TI 783CKC. The regulator is adjustable from 0v to +30v with the contrast Pot P1. This produces the same voltage swing on the cathode (collector of Q1) and also adjusts the control grid G1 from -91v to -61v. Q1 is kept out of saturation (VCE +1.8v) by the combination of clamp diodes D3 & D4 & the VBE drop of Q1. Peaking inductor L1 speeds up the transistion time from +1.8v to +30v. IC3 (74SO4) provides the base drive for Q1. IC4 (74S14) inverts the horizontal and vertical sync inputs and drives the horizontal phase lock (CD4046) and the vertical deflection IC (TDA1170) on the deflection board. The TDA1170 clamps sync inputs to +.7v and R5 limits the current draw from IC4. ### IV ECL VIDEO THEORY OF OPERATION The ECL video board has a common base video transistor Q1 that drives the cathode and a second common base video transistor Q2 that is capacatively coupled into the control grid (G1). The emitter current of Q1 & Q2 is controlled by IC1 & IC2 (MC10115) defferential input ECL receivers. The emitter follower outputs of IC1 & IC2 are wire-ored, this keeps Q2 off when Q1 is on. Three discrete emitter current levels (60ma, 30ma, 15ma) can be switched into eight different combinations. This emitter current is translated into a voltage change by collector load resistors R4 & R7. As the cathode voltage (Q1 collector) goes from +25v to +9v the control grid voltage (D) goes from -82v to -67v. This collector voltage swing, produced by 100ma of current, gives a differential voltage swing of approximately 30v. Also on the board are a series of 74LS14 inverters that are used to drive the horizontal and vertical sync inputs. The dynamic focus voltages vary somewhat from model to model. Wave form at the junction of C34 and R26. (16) - Horizontal Width Pl - P2 Horizontal Hold - P3 Vertical Hold - **P4** Vertical Size - Vertical Top Bottom Linearity **P**5 - Vertical Linearity - D.C. Focus **P7** - Brightness P8 - Vertical D.C. Centering P9 - Pl0 Vertical Dynamic Focus - Pll Horizontal Dynamic Focus - Pl1 HOFIZORCE Type Pl2 Video Contrast Connector - Pl3 Composite Sync Level - P14 Level 1 Composite Video - Pl5 Level 2 Composite Video #### Ll Horizontal Linearity | | • | | | | | | | 1 | 7/ 3 | |----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------|----------|--------------|------------|-------------------|---------------|----------------| | HODEL MMG. | 5-524/12414 SERIAL S | in Final Acceptance | | | 요<br>공 / | Re | PART NO. | App'd | | | CUSTONER | 1177 | SALES ORDER | reci | , | 1/2 | | - 140 | | 15/ 3 | | Unless othe | rwise specified: Vi | = (nom), I <sub>Q</sub> = 1/2 | I C (max. | ) Ta=25 | ±5 °C. | _ | <del>- </del> | | | | Input Lines | , vint Min 103 v RMS | , NOM // SV RMS. | MAX 130 | V RMS.T | BANS/40 | RMS | | | ļ | | | SOLP TO O/P | CHASSIS, INPUT TO | | | | | РИТ ТО СН | ASSIS | | | PARAMETER | F=ZOKH3 ±5%<br>TEST CONDITIONS | PROCEDURE | MAIN O/P | AUX 0/P | AUX 0/P<br>V | AUX 0/P | AUY 0/2 | 1 | 2 CK. | | HAX.<br>1. RATING | Po Max. 375/750 W | P Aux. Max. W | 2441/5 | 12 V/10x | v/x | 12415 | 15 V/5" | 5 v175 | <u></u> | | | | | 28.8/3/.2 | 14.41K6V | _/` | 14.415.6 | 16 16.5V | 616.5 | <del>1</del> | | 2. OVP | | VERIFY/RECORD<br>ACTUALS. REPEAT<br>STEP 3 | 30.5 | 74.6 | | 174.5 | 6.2 | 6.1 | | | 3.0/P ADJUST | <i>{////////////////////////////////////</i> | ADJ. O/P VOLT. | 22.8/25.Zu | | | | 1.212.72 | { | T.4 | | MENT &<br>RESOLUTION | | RANGE & SET O/P<br>VOLTAGE | - 01 240 XV | | | 1.0//2.044 | - 0/594 | 4500 | | | 4.CURRENT<br>LIMIT | 1, = 9 A. I,= 5 A<br>1, = 70 A. I,= 5 A | ADJ. EACH CUR<br>LIM POT TO RE-<br>DUCE O/P VOLT BY | | 11.5/12x | /^ | 5.7516 | 6/6025A | | 7 | | THRESHOLD<br>AUX. O/P's | I. = .5 A. I.= A | N RECORD/VELIFY CUR LIN | | 11.7 | | 5.9 | 6.1 | | | | 5. LOAD REG | I, =83A, I,=75A<br>I,=10A, I,=5A | VARY I - AUX<br>FROM O TO MAX.<br>RECORD AVE | | 48 HV | | 48 MV | 20 HV | | 1 | | OUTPUT | 1, = 5 A. 14 = A | VADY W FROM | | | | 23 | 13 | | 4_ | | -AUX | I <sub>1</sub> = <u>9-3</u> A. I <sub>2</sub> = <u>7-5</u> A<br>I <sub>3</sub> = <u>70</u> A. I <sub>4</sub> = <u>5</u> A<br>I <sub>5</sub> = <u>5</u> A. I <sub>6</sub> = <u>A</u> | VARY V <sub>in</sub> FRON<br>(min) TO (max)<br>RECORD ΔV <sub>0</sub> | | 48.44 | ×v | 48 MV | 20 HV | | | | OUTPUT | Vin "Vin (min) TO Vin | RFI | | HV | VP. | VK | MV | | 4 | | 7. RIPPLE & NOISE (P-P) - | (max)<br>1,=83A, 1,=75A<br>1,=70A, 1,=5A | СОИВ | | /20 HV | MV. | (20 HV | HAX<br>50 HV | | 1 | | AUX<br>OUTPUT | ALL LINE AND LOAD | 55.15 | | ÄAX | XAH | MAX | VAX | | 7 | | | COMBINATIONS | | | | | | | | 4_ | | 8.CURRENT<br>LIMIT<br>THRESHOLD | I = 10.6A. I = 5 A A | ADJ. CUR LIM POT<br>TO REDUCE MAIN<br>VOLT. BY 2%. | 11.91/3 x | | | | | 62169 | ^ | | MAIN O/P | 15= <u>S</u> A, 16= <u>A</u> | RECORD CUR LIMIT<br>THRESHOLD | 12.4 | | | | | 68 | | | 9. LOAD REG | 11=15A, 11=75A<br>11=0A/11=2A | VARY I MAIN FROM O TO MAX. | | | | | | <u>20 4</u> 4 | | | OUTPUT | I, - Z A) I, - A | | 30 | | | | | 4 | 긔 | | 10. LINE REG<br>-MAIN<br>-OUTPUT | 11= 5A, 12=76A<br>11= 2A, 14=2A<br>15= 2A, 14= A | VARY V FROM (min) TO (max) RECORD ΔV. | 26 HV | | | | | 2044 | _ | | | V <sub>in</sub> =V <sub>in</sub> (min) TO V <sub>in</sub> | RFI | ×v | | | | <del>X/////</del> | | ; <del> </del> | | 11. RIPPLE & NOISE | (max)<br>I <sub>1</sub> =/SA. I <sub>2</sub> =75A | | MAX | | | | | <u> </u> | <u> </u> | | (P-P) +<br>Main | 1,= 0 A, 1,= 0 A | сонв | 240 HV | | | | | 50 44 | | | OUTPUT | I; OA, I; A ALL LINE AND LOAD COMBINATIONS | * | MAX. | | | | | | | | 12. SHORT<br>CIRCUIT<br>CURRENT | 1////////////////////////////////////// | SHORT CKT. 0/P | 7517.5 A | 514.2A | _/_/_^ | 25/2.0 | 25/20x | 3.7/38 | ^ | | | | ONE AT A TIME.<br>RECORD SHORT JKT<br>CURRENT | 11.01 | 7.7 | | 79 | 1 | 2 | | | 13. POWER FAIL //+ //2 | I <sub>1</sub> =/0.6A, I <sub>2</sub> =5BA<br>I <sub>3</sub> =/0.A, I <sub>4</sub> =5A<br>I <sub>5</sub> =5A, I <sub>4</sub> =6A | PF is Logic "1" to Logic "0". Verify 0/P(s) remain in Reg. (5%) for 2-4mSec. after P.F. | | | | | | | | | 14. RENOTE<br>ON-OFF | | Win. Line. INSTRUCTIONS: Ground on-off to (-) main 0/P to turn 0/P(s) OFF. | | | | | | | | | 16 2020 202 | T. = 40 °C | 11111111111 | 10.6 A | 10 A | | 5 A | 5 A | 59 A | +- | | 15. BURN-IN<br>REQUIRE-<br>MENT | /2 HOURS | | | | | | | | | | 16. SPECIAL<br>TESTS | Noise output | (s) to chass | sis ≤2V | 7. Pe | ak-Pe | ak. | | | |